# Arithmetic and Logic Unit(ALU) Simulator

# Luan Nguyen

Department of Computer Science, San Jose State University, San Jose, USA luan.nguyen03@sjsu.edu

Abstract—This report paper explains the development of the Arithmetic and Logic Unit(ALU) using the simulation software, Modelsim.

#### I. Introduction

The ALU is a fundamental hardware component of the Central Processing Unit(CPU). It is responsible for performing simple arithmetic and logic operations. This report will focus on simulating the functionality of the ALU using the Modelsim software. This report will include the following:

- 1) Steps on how to install the Modelsim software.
- 2) Steps to set up the project environment.
- 3) Requirements of the ALU.
- 4) Design and implementation of the ALU.
- 5) Test strategy and test implementation.
- 6) Outputs in waveform and text formats.
- 7) Conclusion/Closure.

#### II. MODELSIM INSTALLATION

For this specific report, the simulation software that will be used to develop this ALU is ModelSim-Intel® FPGAs Standard Edition Software Version 20.1.1. To install this software, follow these steps:

1)Open this link or paste in the internet browser: <a href="https://www.intel.com/content/www/us/en/software-kit/750">https://www.intel.com/content/www/us/en/software-kit/750</a>
666/modelsim-intel-fpgas-standard-edition-software-version -20-1-1.html. This will direct to the exact software package and version

- 2)This software is compatible with both Windows and Linux. Select the operating system and download the appropriate file into a temporary directory.
- 3) Open the download file and follow the installation steps. The download file can be deleted after the process is complete.

This software package does require a license for full functionality, but the trial/evaluation mode provides enough functionality to complete this ALU simulator and is legal to use for personal and education purposes. For MacOS users, there are two alternatives to install this software:

- Use a cloud-based virtual Windows/Linux machine provided by Microsoft Azure. Verified students can get up to \$100 credit when creating a free account. Use this link: https://azure.microsoft.com/en-us/free/students.
- Use a local virtual Windows/Linux machine using UTM virtualization software. Use this link: <a href="https://mac.getutm.app/">https://mac.getutm.app/</a>. This software is free to use.

### III. SETTING UP PROJECT ENVIRONMENT

# A. Create and Set Up

Once the application is opened, navigate to "File" located at the top left, then "New", finally "Project"; the "Create Project" window from Figure 3.1 should appear. Start by filling out the project name and project location. Finally, confirm with the "OK" button.



Figure 3.1. Create Project Window

Once the project is created, the window from Figure 3.2 should appear.



Figure 3.2. Add Items Window

Before adding items to this project, head over to the project assignment page of this course and download the zip file and extract them out into a discoverable directory. These files are:

- alu.v: where the alu operations are implemented.
- prj 01 tb.v: where test cases are implemented.
- prj\_definition.v: where size limits for data and operands are initialized and do not need to be modified.

Then, navigate to "Add Existing File" from the image above and add said files.

#### B. Compile and Simulate

Before simulating a program, it is important to save and compile the code beforehand. After modifying any file, navigate to "File" and "Save", or Ctrl + S, then navigate "Compile" and "Compile All".

To simulate a program, click the "Simulate" Button on the navigation bar and "Start Simulation".



Figure 3.3. Start Simulation Window

Once opened, navigate to the "+" icon next to "work" and select "prj\_01\_tb", which is the file containing test cases, then confirm with "OK".



3.4. Simulation Window

To add a wave, navigate to the simulation tab above and right click on "prj\_01\_tb", then "Add Wave". After clicking the "Zoom Full" magnifying glass icon, the default waveform window should look similar to the image in Figure 3.5.



3.5. Waveform Window

# IV. REQUIREMENTS OF THE ALU

As explained briefly in the introduction, the ALU is a crucial hardware component of the CPU that handles all the basic arithmetic and logic operations. The image in Figure 4.1 is a simplified diagram of the ALU:



4.1. Simplified ALU Diagram

The ALU takes in operand 1, operand 2, and an operator and inputs and produces the result as the output. For this specific implementation of the ALU, the following operations and their corresponding hex code are supported:

- Addition(0x1)
- Subtraction(0x2)
- Multiplication(0x3)
- Shift Right Logical(0x4)
- Shift Left Logical(0x5)
- And Logical(0x6)
- Or Logical(0x7)
- Nor Logical(0x8)
- Set Less Than(0x9)

Other requirements include the data size of each input and output in bits. Operand 1, Operand 2, and result can hold a 32-bit value, while operator can hold a 6-bit value as specified in the prj definition.v file.

In addition to the Modelsim application, basic understanding of Hardware Description Language(HDL) is required, specifically Verilog(VHDL). Verilog is a HDL used to mode, design, and simulate digital circuits.

# V. Design and Implementation of The Alli

# A. Design Specifications

The design of the ALU is simple. Start by declaring the ALU as a module, which is a fundamental building block of Verilog design. Modules can represent anything from a simple to complex digital circuit system. The sample code provided by alu.v has already specified this design as shown below:

```
module alu(result, opl, op2, oprn);

// input list
input [`DATA_INDEX_LIMIT:0] op1; // operand 1
input [`DATA_INDEX_LIMIT:0] op2; // operand 2
input [`ALU_OPRN_INDEX_LIMIT:0] oprn; // operation code

// output list
output [`DATA_INDEX_LIMIT:0] result; // result of the operation.
```

Figure 5.1. Input and Output Ports

Notice that there are 3 input ports and 1 output port. Op1 and Op2 are represented in 32 bits, while the oprn is represented in 6 bits. The result port is also represented in 32 bits, where the result of op1 (oprn) op2 is stored.

### B. Implementation of the ALU

To implement this ALU, start by declaring an *always* code block in the alu.v file. This code block is event-driven, meaning its execution is triggered whenever the certain conditions are met, similar to a while loop in high level programming languages. The specific implementation is shown below:

```
always @ (opl or op2 or oprn)[
begin
```

Figure 5.2. Always Code Block

The code within this block will execute whenever the ports op2, oprn changes. input op1, or case (oprn) 'ALU OPRN WIDTH'h01 : result = op1 + op2; `ALU OPRN WIDTH'h02 : result = op1 - op2; 'ALU OPRN WIDTH'h03 : result = opl \* op2; 'ALU OPRN WIDTH'h04 : result = opl >> op2; 'ALU OPRN WIDTH'h05 : result = opl << op2; `ALU\_OPRN\_WIDTH'h06 : result = opl & op2; `ALU OPRN WIDTH'h07 : result = opl | op2; 'ALU OPRN WIDTH'h08 : result = ~(opl | op2) `ALU\_OPRN\_WIDTH'h09 : result = opl < op2; / // TBD: fill up rest of the operations from default: result = `DATA WIDTH'hxxxxxxxx;

Figure 5.3. Case Code Block

Within the code block, declare a case statement, similar to a switch or if statements. This is where different operations are implemented. The detailed explanation of each operation are as follows:

1) Addition: Takes in 2 operands and adds them together. The result is stored in the result port. The

- operation code for addition is 6'h01 in hexadecimal as specified in the requirements.
- 2) Subtraction: Takes in 2 operands and subtracts op1 from op2. The result is stored in the result port. The operation code for subtraction is 6'h02 in hexadecimal as specified in the requirements.
- 3) Multiplication: Takes in 2 operands and multiplies them. The result is stored in the result port. The operation code for multiplication is 6'h03 in hexadecimal as specified in the requirements.
- 4) Shift Right Logical: Takes in 2 operands and shifts operand 1 to the right by operand 2. The result is stored in the result port. The operation code for shift right logical is 6'h04 in hexadecimal as specified in the requirements. In Verilog, the operation keyword for shift right logical is denoted as "A >> B" where A in binary format will be shifted right B times. Rightmost bits that are shifted out of bound are discarded. While the leftmost bits are filled with zeros.
- 5) Shift Left Logical: Takes in 2 operands and shifts operand 1 to the right by operand 2. The result is stored in the result port. The operation code for shift left logical is 6'h05 in hexadecimal as specified in the requirements. In Verilog, the operation keyword for shift left logical is denoted as "A << B" where A in binary format will be shifted left B times. Leftmost bits that are shifted out of bound are discarded. While the rightmost bits are filled with zeros.
- 6) And Logical: Takes in 2 operands and performs an and bitwise operation on them. The result is then stored in the result port. In Verilog, the operation keyword for and is "&".
- 7) Or Logical: Takes in 2 operands and performs an or bitwise operation on them. The result is then stored in the result port. In Verilog, the operation keyword for or is "|".
- 8) Nor Logical: Takes in 2 operands and performs a nor bitwise operation on them. The result is then stored in the result port. In Verilog, the operation keyword for or is "~(op 1 | op2)", or in plain text, not of or operation.
- 9) Set Less Than: Take in 2 operands and compare them. If op1 is less than op2, the operation returns 1, and 0 otherwise. The returned value is stored in the result port. The operation keyword for set less than is "<" in Verilog.

For unidentified operations, the default result is x. The exact Verilog implementations are shown in Figure 5.3.

# VI. TEST STRATEGY AND TEST IMPLEMENTATION

After completing the ALU implementation in alu.v file. It is important to test these operations to ensure that they are functioning properly. These tests will be written in prj\_01\_tb.v.

## A. Test Strategy

To test the ALU, a test bench file is required. This is what prj\_01\_tb.v is for. This is where test cases will be run, the test bench will run their own operations then compare its

result with the ALU operations. Each operation code will be tested once, totalling 9 test cases.

#### B. Test Implementation

Similar to the ALU implementation, the test bench is also represented as a module, with 4 variables. Then, instantiate the ALU with the appropriate parameters as shown in Figure 6.1.

```
module prj_01_tb;
integer total test;
integer pass test;
reg [`ALU_OPRN_INDEX_LIMIT:0] oprn_reg;
reg ['DATA_INDEX_LIMIT:0] opl_reg;
reg ['DATA_INDEX_LIMIT:0] op2_reg;
wire ['DATA INDEX LIMIT:0] r net;
// Instantiation of ALU
alu ALU INST_01(.result(r_net), .opl(opl_reg),
                .op2(op2_reg), .oprn(oprn_reg));
```

Figure 6.1. Variables and ALU Instantiation

To code the test cases, start with an initial code block that will run once at the beginning of the program. Op1\_reg, op2\_reg, and oprn\_reg are the 3 variables where test cases inputs are stored. Since there are multiple tests, total test and pass test are also introduced as shown in Figure 6.2.

```
initial
begin
opl reg=0;
op2 reg=0;
oprn reg=0;
total test = 0;
pass test = 0;
```

Figure 6.2. Initial Code Block

Before going into the test cases, it is important to mention a helper task and a helper function. The task code block shown in Figure 6.3. This is where the total test and pass test are processed. test golden function is used to calculate the expected result and compare it with the result from the ALU, then output the operation in text and determine whether it passes or fails.

```
task test and count;
inout total test;
inout pass test;
input test status;
integer total test;
integer pass test;
begin
    total test = total test + 1;
    if (test status)
    begin
        pass_test = pass_test + 1;
    end
end
endtask
```

Figure 6.3. Task Code Block

```
on test_golden;
[`DATA_INDEX_LIMIT:0] opl;
[`DATA_INDEX_LIMIT:0] op2;
[`ALU_OPRN_INDEX_LIMIT:0] oprn;
           ['DATA_INDEX_LIMIT:0] res;
reg [`DATA INDEX LIMIT:0] golden; // expected result
        $write("[TEST] %0d ", opl);
      Case (oprn)

ALU_OPRN_WIDTH'h02: begin $write("-"); golden = opl - op2; end

ALU_OPRN_WIDTH'h01: begin $write("+"); golden = opl + op2; end

ALU_OPRN_WIDTH'h03: begin $write("*"); golden = opl * op2; end

ALU_OPRN_WIDTH'h04: begin $write(">"); golden = opl > op2; end

ALU_OPRN_WIDTH'h05: begin $write(">"); golden = opl > op2; end
                'ALU OPRN WIDTH'h06: begin Swrite(";"); golden = opl ; op2; end
'ALU OPRN WIDTH'h07: begin Swrite("|"); golden = opl | op2; end
'ALU OPRN WIDTH'h08: begin Swrite("-"); golden = -{opl | op2}; end
'ALU OPRN WIDTH'h09: begin Swrite("<"); golden = opl < op2; end
                    TBD: fill out for the other operations
               default: begin $write("? "); golden = `DATA_WIDTH'hx; end
       $write("%0d = %0d , got %0d ... ", op2, golden, res);
                                                 = golden)?1'b1:1'b0; // case equality
       test golden = (res =
       if (test_golden)
    $write("[PASSED]");
      $write("[FAILED]");
$write("\n");
```

Figure 6.4. test golden Function

Test Case for Subtraction: 1)

```
opl_reg=14;
op2_reg=3;
oprn_reg=`ALU_OPRN_WIDTH'h02;
test_and_count(total_test, pass_test,
               test_golden(opl_reg,op2_reg,oprn_reg,r_net));
```

#### Waveform:



Explanation: 14 - 3 = 11, total test++, pass test++ since the result is expected.

Test Case for Addition:

```
opl_reg=ll;
op2_reg=5;
oprn_regs='ALU_OPRN_WIDTH'h01;
```

#### Waveform:

| <pre>#</pre> /prj_01_tb/total_test | 2  | 0  | 1 |    | 2 |  |
|------------------------------------|----|----|---|----|---|--|
|                                    | 2  | 0  | 1 |    | 2 |  |
| <pre># /prj_01_tb/oprn_reg</pre>   | 1  | 2  |   | 1  |   |  |
| <b>∓</b> - /prj_01_tb/op1_reg      | 11 | 14 |   | 11 |   |  |
| → /prj_01_tb/op2_reg               | 5  | 3  |   | 5  |   |  |
| <b>II</b> → /pri 01 tb/r net       | 16 | 11 |   | 1  |   |  |

Explanation: 11 + 5 = 16, total\_test++, pass\_test++ since the result is expected.

3) Test Case for Multiplication:



#### Waveform:

| <pre># /prj_01_tb/total_test</pre> | 2   | 1  | 2 |     | [3 |
|------------------------------------|-----|----|---|-----|----|
| → /prj_01_tb/pass_test             | 2   | 1  | 2 | i j | 3  |
| +> /prj_01_tb/oprn_reg             | 3   | 1  |   | 3   |    |
| #- /prj_01_tb/op1_reg              | 15  | 11 |   | 15  |    |
| +                                  | 9   | 5  |   | 9   |    |
|                                    | 135 | 16 |   | 135 |    |

Explanation: 15 \* 9 = 135.

4) Test Case for Shift Right Logical:

#### Waveform:

|                             | 3  | 2   | 3 |    | 4 |
|-----------------------------|----|-----|---|----|---|
|                             | 3  | 2   | 3 |    | 4 |
| +                           | 4  | 3   |   | 4  |   |
| → /prj_01_tb/op1_reg        | 27 | 15  |   | 27 |   |
| /prj_01_tb/op2_reg          | 2  | 9   |   | 2  |   |
| <b>=</b> - /prj_01_tb/r_net | 6  | 135 |   | 6  |   |

Explanation:  $27 \gg 2 = 6$ 

5) Test Case for Shift Left Logical:

#### Waveform:

| +                    | 4   | 3  | 4 |     | 5 |
|----------------------|-----|----|---|-----|---|
| +                    | 4   | 3  | 4 |     | 5 |
| <pre></pre>          | 5   | 4  |   | 5   |   |
| → /prj_01_tb/op1_reg | 21  | 27 |   | 21  |   |
| +                    | 4   | 2  |   | 4   |   |
|                      | 336 | 6  |   | 336 |   |
|                      |     |    |   |     |   |

Explanation: 21 << 4 = 336

6) Test Case for AND Logical:

## Waveform:

|                                        | 5 | 4   | 5 |   | 6 |
|----------------------------------------|---|-----|---|---|---|
|                                        | 5 | 4   | 5 |   | 6 |
| +-/> /prj_01_tb/oprn_reg               | 6 | 5   |   | 6 |   |
| → /prj_01_tb/op1_reg                   | 7 | 21  |   | 7 |   |
| <b>±</b> - <b>♦</b> /prj_01_tb/op2_reg | 5 | 4   |   | 5 |   |
| <u>-</u>                               | 5 | 336 |   | 5 |   |

Explanation: 7 & 5 = 5

7) Test Case for OR Logical:

# Waveform:

| # /prj_01_tb/total_test | 5 | 5 | 6 |      |  | 7 |
|-------------------------|---|---|---|------|--|---|
| - /prj_01_tb/pass_test  | 5 | 5 | 6 |      |  | 7 |
| - /prj_01_tb/oprn_reg   | 6 | 6 |   | 7    |  |   |
| → /prj_01_tb/op1_reg    | 7 | 7 |   | (5   |  |   |
| +                       | 5 | 5 |   | (13  |  |   |
| - A foot O1 the female  | E | _ |   | V 42 |  |   |

Explanation:  $5 \mid 13 = 13$ 

8) Test Case for NOR Logical:

#### Waveform:



Explanation:  $\sim$ (5 | 7) = -8. In unsigned representation, the number will be translated as 4294967288.

9) Test Case for Set Less Than:

#### Waveform:



Explanation: 6 < 7 = 1 since the expression is true.

Output of all test cases in waveform:



Output of all test cases in text:

```
# [TEST] 14 - 3 = 11 , got 11 ... [PASSED]
# [TEST] 11 + 5 = 16 , got 16 ... [PASSED]
# [TEST] 15 * 9 = 135 , got 135 ... [PASSED]
# [TEST] 27 >> 2 = 6 , got 6 ... [PASSED]
# [TEST] 21 << 4 = 336 , got 336 ... [PASSED]
# [TEST] 7 & 5 = 5 , got 5 ... [PASSED]
# [TEST] 5 | 13 = 13 , got 13 ... [PASSED]
# [TEST] 5 ~ 7 = 4294967288 , got 4294967288 ... [PASSED]
# [TEST] 6 < 7 = 1 , got 1 ... [PASSED]
# Total number of tests 9
# Total number of pass 9
```

# VII. CONCLUSION

From this project, I learned how to set up a Windows virtual machine on my MacOS to download Modelsim. I've also learned the basic functionality of ModelSim and syntax of Verilog HDL. I was able to create a simulation of the ALU using what I've learned, as well as creating test cases and reading waveforms.